# **RGA FAQ**

File No.: RK-PC-YF-404

Release Version: V1.1.2

Release Date: 2023-06-28

Security Level: □Top-Secret □Secret □Internal ■Public

#### DISCLAIMER

THIS DOCUMENT IS PROVIDED "AS IS". ROCKCHIP ELECTRONICS CO., LTD. ("ROCKCHIP") DOES NOT PROVIDE ANY WARRANTY OF ANY KIND, EXPRESSED, IMPLIED OR OTHERWISE, WITH RESPECT TO THE ACCURACY, RELIABILITY, COMPLETENESS, MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY REPRESENTATION, INFORMATION AND CONTENT IN THIS DOCUMENT. THIS DOCUMENT IS FOR REFERENCE ONLY. THIS DOCUMENT MAY BE UPDATED OR CHANGED WITHOUT ANY NOTICE AT ANY TIME DUE TO THE UPGRADES OF THE PRODUCT OR ANY OTHER REASONS.

#### **Trademark Statement**

"Rockchip", "瑞芯微", "瑞芯" shall be Rockchip's registered trademarks and owned by Rockchip. All the other trademarks or registered trademarks mentioned in this document shall be owned by their respective owners.

## All rights reserved. ©2022. Rockchip Electronics Co., Ltd.

Beyond the scope of fair use, neither any entity nor individual shall extract, copy, or distribute this document in any form in whole or in part without the written approval of Rockchip.

Rockchip Electronics Co., Ltd.

No.18 Building, A District, No.89, software Boulevard Fuzhou, Fujian, PRC

Website: <u>www.rock-chips.com</u>

Customer service Tel: +86-4007-700-590

Customer service Fax: +86-591-83951833

Customer service e-Mail: fae@rock-chips.com

## **Intended Audience**

This document (this guide) is mainly intended for:

- Technical support engineers
- Software development engineers

## **Revision History**

| Date       | Version | Author     | Description                         |
|------------|---------|------------|-------------------------------------|
| 2021/06/28 | 1.0.0   | Yu Qiaowei | Initial version.                    |
| 2022/12/21 | 1.1.0   | Yu Qiaowei | Add multi_rga driver related cases. |
| 2023/02/09 | 1.1.1   | Yu Qiaowei | Format document.                    |
| 2023/06/28 | 1.1.2   | Yu Qiaowei | Supplementary Q&A                   |

### **Contents**

## **RGA FAQ**

- 1. Overview
- 2. Version Description
  - 2.1 Hardware Version
  - 2.2 Software Version
    - 2.2.1 librga
    - 2.2.2 Version Correspondence
- 3. Debugging instructions
  - 3.1 HAL Logs
    - 3.1.1 Log Switch
    - 3.1.2 Log Description
  - 3.2 Driver Debug Node
    - 3.2.1 Log Switch
    - 3.2.2 Debug node name
    - 3.2.3 Debug node function
      - 3.2.3.1 Overview
      - 3.2.3.2 Running Log
        - 3.2.3.2.1 Log Switch
        - 3.2.3.2.2 Log Description
      - 3.2.3.3 Version Information Query
      - 3.2.3.4 Load Query
      - 3.2.3.5 Memory Manager Query
      - 3.2.3.6 Job Request Query
      - 3.2.3.7 Hardware Information Query
      - 3.2.3.8 dump running data
- 4. Q & A
  - 4.1 Performance Consulting
  - 4.2 Functions Consulting
  - 4.3 HAL Error
    - 4.3.1 IM2D\_API Error
    - 4.3.2 RockchipRga API Error
  - 4.4 Kernel Errors

# 1. Overview

For RGA driver and user-mode API librga, this document summarizes some common problems occurred when RGA hardware is called on RK platform to realize graph drawing acceleration with OSD (On Screen Display) and GUI (Graphics User Interface).

# 2. Version Description

## 2.1 Hardware Version

RGA hardware consists of three versions: RGA1, RGA2, and RGA3. See section Introducions in Rockchip Developer Guide RGA EN for detailed platform information, supported functions, and restrictions.

## 2.2 Software Version

The following only provides common version query methods. For details, please refer to Rockchip Developer Guide RGA EN —— Release Notes chapter.

## 2.2.1 librga

The API version number consists of major, minor, revision and build. The four levels of version number correspond to different levels of function update.

· version query

The more common query methods are as follows:

```
strings librga.so |grep rga_api |grep version
```

· update version

When it is found that the version does not meet the requirements, you can obtain the source code or precompiled library files in the following ways.

o github:

https://github.com/airockchip/librga

• Zbox Cloud:

https://console.zbox.filez.com/l/fuGojC (fetch code: rkrga)

#### • RGA Driver

The driver version number consists of major, minor, revision and build. The four levels of version number correspond to different levels of function update. Usually HAL library and driver is matching in released SDK, version verification is done within library, developers do not need to consider about version. If the following error occurs when library is updated separately, you need to update the driver to the corresponding version.

· version query

Different chip platforms have different opening paths for debug nodes. Usually, there are two paths as follows.

```
cat /sys/kernel/debug/rkrga/driver_version
cat /proc/rkrga/driver_version
```

#### · update version

When it is found that the version does not meet the requirements, you can obtain the source code or precompiled library files in the following ways.

#### Zbox Cloud:

https://console.zbox.filez.com/1/7oOrKO (fetch code: rkrga)

## 2.2.2 Version Correspondence

When using RGA, you need to confirm that the current operating environment can work normally. The following table shows the correspondence between commonly used libra and driver versions.

| librga版本      | 对应驱动                                                                                                                              | 硬件支持           |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|
| no version    | Driver in SDK                                                                                                                     | RGA1、RGA2      |
| 1.0.0 ~ 1.3.2 | RGA Device Driver (kernel - 4.4 and above) RGA2 Device Driver (no version or v2.1.0)                                              | RGA1、RGA2      |
| > 1.4.0       | RGA multicore Device Driver (v1.2.0 and above)                                                                                    | RGA2、RGA3      |
| > 1.9.0       | RGA Device Driver (kernel-4.4 and above) RGA2 Device Driver (no version or v2.1.0) RGA multicore Device Driver (v1.2.0 and above) | RGA1、RGA2、RGA3 |

Usually the released SDK version matches, but because some applications depend on the higher version librga.so, you can use the following Baidu Cloud link to obtain the RGA module code update package:

https://console.zbox.filez.com/l/mu2SOR (fetch code: rkrga)

## • update-to-MULTI\_RGA

When the original driver is RGA Device Driver or RGA2 Device Driver, use this update package to update the driver to RGA multicore Device Driver and update the matching version of librga.

### • MUTIL RGA

When the original driver is RGA multicore Device Driver, use this update package to update the driver version and update the matching version of librga.

## • RGA2

When the original driver is RGA2 Device Driver, use this update package to update the driver version and update the matching version of libra.

#### • RGA1

When the original driver is RGA Device Driver, use this update package to update the driver version and update the matching version of librga.

# 3. Debugging instructions

# 3.1 HAL Logs

## 3.1.1 Log Switch

• Android

Android supports using Android Property to configure whether librga enables HAL log printing:

o enable log print:

```
setprop vendor.rga.log 1
logcat -s librga
```

o set log level:

The log level is divided into full print (0), DEFAULT (1), DEBUG (3), INFO (4), WRANING (5), ERROR (6).

```
setprop vendor.rga.log_level 6
```

• Linux

The Linux supports enabling/disabling HAL log printing by setting environment variables (librga 1.9.0 and above):

• enable log print:

```
export ROCKCHIP_RGA_LOG=1
```

• set log level:

The log level is divided into full print (0), DEFAULT (1), DEBUG (3), INFO (4), WRANING (5), ERROR (6).

```
export ROCKCHIP_RGA_LOG_LEVEL=6
```

## 3.1.2 Log Description

• Init Log

When each process calls librga for the first time, it initializes a singleton of librga and prints information such as the current API version number.

```
E rockchiprga: rga_api version 1.9.0_[0]
```

#### When the driver version does not match the librga version, it will print the corresponding error log.

When the driver version is lower, the compatibility mode will be started, and the following log will be printed when the singleton is initialized. At this time, you can consider updating the driver to the version indicated by the log, or you can continue to run in compatibility mode.

```
librga fail to get driver version! Compatibility mode will be enabled.

29 im2d_rga_impl rga_version_below_minimun_range_user_driver(310): The driver may be compatible, but it is best to update the driver to version 1.2.4. You can try to update the SDK or update the <SDK>/kernel/drivers/video/rockchip/rga3 directory individually. current version: librga 1.8.5, driver .
```

When the librga version is low, some errors related to Invalid parameters will be returned through imStrError(), which indicates that the current librga version is too low and the librga version needs to be updated.

```
Invalid parameters: invaild GraphicBuffer, can not get fd and virtual address,
```

#### · running log

```
D librga : <<<<---- print rgaLog ---->>>>
//The parameters passed to librga are printed as follows.
D librga : src \rightarrow hnd = 0x0 , dst \rightarrow hnd = 0x0 , src1 \rightarrow hnd = 0x0
//The handle passed in by the three channels (src. src1. dst).
D librga : src: Fd = 00 , phyAddr = 0x0 , virAddr = 0xb400007431ed6040
//Parameters passed in src channel, representing DMA FD, physical address and
virtual address respectively.
D librga : dst: Fd = 00 , phyAddr = 0x0 , virAddr = 0xb400007431b4f040
//Parameters passed in dst channel, representing DMA FD, physical address, and
virtual address respectively.
D librga : src: Fd = -01 , buf = 0xb400007431ed6040, mmuFlag = 1, mmuType = 0
//The src channel configures the value for the type of memory passed and whether
or not MMU is enabled, where the HAL selects the virtual address to pass into the
driver.
D librga : dst: Fd = -01 , buf = 0xb400007431b4f040, mmuFlag = 1, mmuType = 0
//The dst channel configures the value for the type of memory passed and whether
or not MMU is enabled, where HAL selects the virtual address to pass in the
driver.
E librga : blend = 0 , perpixelAlpha = 1
//Blending mode and whether the image format includes an Alpha value.
D librga : scaleMode = 0 , stretch = 0;
//scale mode (RGA1).
E librga : rgaVersion = 3.200000 , ditherEn =0
//Hardware version, Y4 Dither enabled.
D librga : srcMmuFlag = 1 , dstMmuFlag = 1 , rotateMode = 0
//MMU enable flag, rotation mode.
D librga : <<<<---- rgaReg ---->>>
//Parameters configuration of the driver are printed as follows.
E librga : render mode=0 rotate mode=0
//RGA rendering mode, rotation mode.
```

```
E librga : src:[0,b400007431ed6040,b400007431fb7040],x-y[0,0],w-h[1280,720],vw-
vh[1280,720],f=0
                   //Memory, image parameters, format information of src
channel.
E librga : dst:[0,b400007431b4f040,b400007431c30040],x-y[0,0],w-h[1280,720],vw-
vh[1280,720],f=0
                   //Memory, image parameters, format information of dst
channel.
E librga : pat:[0,0,0], x-y[0,0], w-h[0,0], vw-vh[0,0], f=0
//Memory, image parameters, format information of pat/src1 channel. This channel
is not used in current mode, therefore the parameters are set to 0.
//The following are some of the parameters that developers usually don't have to
care about, which is to configure for librga different modes of the driver.
E librga : ROP:[0,0,0],LUT[0]
//ROP and LUT configuration.
E librga : color:[0,0,0,0,0]
//Colorkey configuration (max color, min color), color-filling configuration
(foreground color, background color, color-filling).
E librga : MMU:[1,0,80000521]
//MMU configuration.
E librga : mode[0,0,0,0]
//Palette, csc, colorkey configuration.
E librga : Full CSC : en[0]
//Full csc enabled flag.
E librga : gr_color_x [0, 0, 0]
// Color-filling configuration, corresponding the value of R, G, B.
```

## 3.2 Driver Debug Node

## 3.2.1 Log Switch

· Debugging Node Address

The configurations of different SDK kernels are different. Generally, the debugging node of RGA exists in one or both of the following two directories:

• Use a kernel with the CONFIG\_ROCKCHIP\_RGA\_DEBUG\_FS compile option enabled by default.

```
/sys/kernel/debug
```

• Use a kernel with the ROCKCHIP RGA PROC FS compile option enabled.

```
/proc
```

In addition to enabling by default, you can also modify the kernel compilation options according to your own project requirements to implement a custom RGA debug node path.

## 3.2.2 Debug node name

The name of the debug node on different drivers is different, and it will be unified as rkrga in subsequent updated drivers, and the name of rgax\_debug has been deprecated.

| driver name                     | node path  |
|---------------------------------|------------|
| RGA Device Driver               | rga_debug  |
| RGA2 Device Driver (no version) | rga2_debug |
| RGA2 Device Driver (v2.1.0)     | rkrga      |
| RGA multicore Device Driver     | rkrga      |

## 3.2.3 Debug node function

#### **3.2.3.1** Overview

• rga\_debug/rga2\_debug

The rga debug/rga2 debug nodes only support the running log enable/disable.

• rkrga

This version of the debugging node supports functions such as enabling/disabling the running log, load query, version query, hardware information query, and memory/task manager status query.

## 3.2.3.2 Running Log

## 3.2.3.2.1 Log Switch

• Debug node name

| driver name                    | node path       |
|--------------------------------|-----------------|
| RGA Device Driver              | rga_debug/rga   |
| RGA2 Device Driver (no vesion) | rga2_debug/rga2 |
| RGA2 Device Driver (v2.1.0)    | rkrga/debug     |
| RGA multicore Device Driver    | rkrga/debug     |

• Debugging Description

The switching methods of debugging logs of different driver versions are the same, and they all operate on rga/rga2/debug nodes.

Taking RGA multicore Device Driver as an example, you can get the corresponding function description through the cat node in the corresponding directory:

```
/# cd /sys/kerne/debug/rkrga/
/# cat debug
REG [DIS]
MSG [DIS]
TIME [DIS]
INT [DIS]
CHECK [DIS]
STOP [DIS]

help:
  'echo reg > debug' to enable/disable register log printing.
  'echo msg > debug' to enable/disable message log printing.
  'echo time > debug' to enable/disable time log printing.
  'echo int > debug' to enable/disable interruppt log printing.
  'echo check > debug' to enable/disable check mode.
  'echo stop > debug' to enable/disable stop using hardware
```

echo reg > debug: This command switches the printing of RGA register configuration information. When it is opened, the configuration of RGA register is printed.

echo msg> debug: This command switches the printing of RGA register upper-layer configuration information. When it is opened, The parameters passed by the upper-level call to the RGA driver will be printed out.

echo time> debug: This command switches the printing of RGA time information. When it is opened, the time taken for each rga call is printed.

echo check> debug: This command switches the RGA internal test case. When it is opened, corresponding parameters are checked when RGA is working, mainly memory and alignment checks. If the following log is printed, the check is successful. If the memory exceeds the threshold, the kernel crashes. You can check whether there is a problem with src data or dst data through the print log before cash

echo stop> debug: This command switches the RGA working status. When it is opened, rga directly returns without working. A mode used in some special cases.

echo int> debug: This command switches the printing of RGA register interrupt information. When it is opened, the current value of the interrupt register and state base will be printed after the RGA enters the interrupt.

echo slt> debug: This command causes rga driver to perform an internal SLT case to test whether the RGA hardware is working well. If log "rga slt success!" is printed, it indicates that the function is working well.

## • Switch Debugging Node

The opening and closing commands of log printing are the same. Each time you enter a command to switch the state (on/off), you can confirm the log through the cat debug node or the log information printed after entering the command ("open xxx" or "close xxx") Whether printing is turned on or off as expected.

Take RGA multicore Device Driver as an example, open the running log 'msg':

```
/# cd /sys/kernel/debug/rkrga/
/# cat debug
REG [DIS]
```

```
MSG [DIS]
TIME [DIS]
INT [DIS]
CHECK [DIS]
STOP [DIS]
help:
'echo reg > debug' to enable/disable register log printing.
'echo msg > debug' to enable/disable message log printing.
 'echo time > debug' to enable/disable time log printing.
'echo int > debug' to enable/disable interruppt log printing.
 'echo check > debug' to enable/disable check mode.
'echo stop > debug' to enable/disable stop using hardware
/# echo msg > debug
/# cat debug
REG [DIS]
MSG [EN]
TIME [DIS]
INT [DIS]
CHECK [DIS]
STOP [DIS]
help:
'echo reg > debug' to enable/disable register log printing.
 'echo msg > debug' to enable/disable message log printing.
'echo time > debug' to enable/disable time log printing.
 'echo int > debug' to enable/disable interruppt log printing.
'echo check > debug' to enable/disable check mode.
'echo stop > debug' to enable/disable stop using hardware
/# echo msg > debug
/# cat debug
REG [DIS]
MSG [DIS]
TIME [DIS]
INT [DIS]
CHECK [DIS]
STOP [DIS]
help:
'echo reg > debug' to enable/disable register log printing.
'echo msg > debug' to enable/disable message log printing.
 'echo time > debug' to enable/disable time log printing.
 'echo int > debug' to enable/disable interruppt log printing.
 'echo check > debug' to enable/disable check mode.
 'echo stop > debug' to enable/disable stop using hardware
```

### log printing:

### 3.2.3.2.2 Log Description

For RGA problem debugging, logs are needed to confirm work of RGA hardware. When HAL parameters are passed into the driver, the following logs describe the corresponding parameters. We usually use msg, reg or time mode for debugging.

- · msg mode
  - RGA Device Driver RGA2 Device Driver

```
rga2: open rga2 test MSG!
                                                         //Open 'msg' log
printing.
rga2: cmd is RGA2_GET_VERSION
                                                         //Get version number,
which queries hardware version the first time each process calls librga.
rga2: cmd is RGA BLIT SYNC
                                                        //Current working
mode.
rga2: render mode:bitblt,bitblit mode=0,rotate mode:0
                                                       //Render mode:
display calling interface, bitblit mode: current blending mode (0: two-
channel mode A+B->B, 1: three-channel mode A+B->C, rotate mode: rotation
rga2: src : y=0 uv=b4000072cc8bc040 v=b4000072cc99d040 aw=1280 ah=720 vw=1280
vh=720 xoff=0 yoff=0 format=RGBA8888
                                                        //Parameters of src
channel of image data y:fd, uv:virtual address, v: vw * vh + uv, aw and ah:
actual width and height, the actual area of image. operation, vw. vh:virtual
width and height, the size of image itself, xoff. yoff: offset in the x and y
directions, format: image format.
rga2: dst : y=0 uv=b4000072cc535040 v=b4000072cc616040 aw=1280 ah=720 vw=1280
vh=720 xoff=0 yoff=0 format=RGBA8888
                                                        //Parameters of dst
channel of image data.
rga2: mmu : src=01 src1=00 dst=01 els=00
                                                        //MMU enabled flag, 0
for close, 1 for open.
rga2: alpha : flag 0 mode0=0 mode1=0
                                                        //Configuration of
blending.
rga2: blend mode is no blend
                                                        //Blend mode.
rga2: yuv2rgb mode is 0
                                                        //Csc mode.
rga2: *** rga2 blit sync proc ***
```

## • RGA multicore Device Driver

#### Memory Manager Log

## Job Request Log

```
rga: Blit mode: request id = 192732
                                                    //running mode and
request id
rga_debugger: render_mode = 0, bitblit_mode=0, rotate_mode = 0
                                                    //render modedisplay
calling interface, bitblit mode: current blending mode (0: two-channel
mode A+B->B, 1: three-channel mode A+B->C, rotate_mode: rotation angle.
rga debugger: src: y = 19 uv = 0 v = e1000 aw = 1280 ah = 720 vw = 1280
vh = 720
                                                    //Parameters of src
channel of image data y:fd, uv:virtual address, v: vw * vh + uv, aw and
ah: actual width and height, the actual area of image. operation, vw.
vh:virtual width and height, the size of image itself.
rga_debugger: src: xoff = 0, yoff = 0, format = 0x0, rd_mode = 1
                                                   //, xoff, yoff:
offset in the x and y directions, format: image format, rd mode: Current
channel read/write data mode (1: raster, 2: FBC, 3: tile 16*16).
rga debugger: dst: y=1a uv=0 v=e1000 aw=1280 ah=720 vw=1280 vh=720
                                                    //Parameters of dst
channel of image data.
rga debugger: dst: xoff = 0, yoff = 0, format = 0x0, rd mode = 1
rga debugger: mmu: mmu flag=0 en=0
                                                   //MMU enabled flag, 0
for close, 1 for open. This configuration is disabled when called with
rga_buffer_handle_t, and the driver chooses the optimal configuration.
                                                    //alpha/ROP mode
rga debugger: alpha: rop mode = 0
enable/disable.
rga debugger: yuv2rgb mode is 0
                                                    //CSC mode config
rga_debugger: set core = 0, priority = 0, in_fence_fd = -1
                                                    //set core: user mode
specified core, priority: user mode specified priority, in_fence_fd:
acquire fence fd passed by user mode.
```

#### Hardware Matching Log

#### ■ Hardware Configuration Log

```
rga3_reg: render_mode:bitblt, bitblit_mode=0, rotate_mode:0
rga3_reg: win0: y = ffc70000 uv = ffd51000 v = ffd89400 src_w = 1280
src_h = 720
rga3_reg: win0: vw = 1280 vh = 720 xoff = 0 yoff = 0 format = RGBA8888
rga3_reg: win0: dst_w = 1280, dst_h = 720, rd_mode = 0
rga3_reg: win0: rot_mode = 1, en = 1, compact = 1, endian = 0
rga3_reg: wr: y = ff8e0000 uv = ff9c1000 v = ff9f9400 vw = 1280 vh = 720
rga3_reg: wr: ovlp_xoff = 0 ovlp_yoff = 0 format = RGBA8888 rdmode = 0
rga3_reg: mmu: win0 = 00 win1 = 00 wr = 00
rga3_reg: alpha: flag 0 mode0=0 mode1=a0a
rga3_reg: yuv2rgb mode is 0
```

#### • 'reg' mode

```
rga2: open rga2 reg!
                                                         //Open 'reg' log
printing.
rga2: CMD REG
                                                         //Configuration of
command register.
rga2: 00000000 00000000 00000040 000e1040
rga2: 00119440 00000000 00000500 02cf04ff
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000040
rga2: 000e1040 00119440 00000500 02cf04ff
rga2: 00000000 00000000 0000ff00 ffffffff
rga2: 00000007 00000000 00000000 00000101
rga2: 07a80000 00000000 07a800e4 00000000
rga2: CSC REG
                                                        //Configuration of full
csc register.
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000000
rga2: CMD READ BACK REG
                                                        //Read back of full
command register.
rga2: 00000000 00000000 00000040 000e1040
rga2: 00119440 00000000 00000500 02cf04ff
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000040
rga2: 000e1040 00119440 00000500 02cf04ff
rga2: 00000000 00000000 0000ff00 ffffffff
rga2: 00000007 00000000 00000000 00000101
rga2: 07a80000 00000000 07a800e4 00000000
rga2: CSC_READ_BACK REG
                                                        //Read back of full csc
register.
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000000
rga2: 00000000 00000000 00000000 00000000
```

#### • 'time' mode

o rga2

```
rga2: sync one cmd end time 2414 $//{\rm Print}$ the RGA. hardware time of the work,in us.
```

Version 1.3.0 and above

```
rga_mm: request[3300], get buffer_handle info cost 188 us rga3_reg: request[3300], generate register cost time 2 us rga3_reg: request[3300], set register cost time 301 us rga_job: request[3300], hardware[RGA3_core0] cost time 539 us rga_mm: request[3300], put buffer_handle info cost 153 us rga_job: request[3300], job done total cost time 1023 us rga_job: request[3300], job cleanup total cost time 1030 us
```

## 3.2.3.3 Version Information Query

Use the following commands to query the current driver name and driver version:

```
/# cat driver_version
RGA multicore Device Driver: v1.2.23
```

#### 3.2.3.4 Load Query

Use the following command to query the RGA load status:

#### 3.2.3.5 Memory Manager Query

Use the following command to query the memory status in the memory manager:

```
/# cat mm session
rga mm dump:
buffer count = 3
                                                //The number of buffers
saved in the memory manager
_____
handle = 34 refcount = 1 mm flag = 0x2 tgid = 3210
virtual address:
       va = 0xb400007286e1c000, pages = 0x00000000ae081f65, size = 3686400
       iova = 0xffc70000, offset = 0x0, sgt = 0x00000000cc976f9e, size =
3686400, map core = 0x1
                                                //memory information
  ______
handle = 35 \text{ refcount} = 1 \text{ mm flag} = 0x2 \text{ tgid} = 3210
virtual address:
       va = 0xb400007286a95000, pages = 0x000000002f083efc, size = 3686400
       iova = 0xff8e0000, offset = 0x0, sgt = 0x0000000062bb1297, size =
3686400, map core = 0x1
______
handle = 36 refcount = 1 mm flag = 0x2 tgid = 3210
virtual address:
       va = 0xb40000728670e000, pages = 0x00000000785fef63, size = 3686400
       iova = 0xff550000, offset = 0x0, sgt = 0x00000000cdd7688d, size =
3686400, map core = 0x1
```

### 3.2.3.6 Job Request Query

Use the following command in Job manager to request the status of the job:

```
/# cat request_manager
rga internal request dump:
request count = 1
                                                      //The number of job
requests in the job manager.
______
----- request: 200073 -----
        set cmd num: 1, finish job: 0, failed job: 0, flags = 0x0, ref = 2
                                                     //Job request completion
status.
        cmd dump:
                                                     //Job request
information.
               rotate mode = 0
                src: y = 25 \text{ uv} = 0 \text{ v} = e1000 \text{ aw} = 1280 \text{ ah} = 720 \text{ vw} = 1280 \text{ vh} =
720
                src: xoff = 0, yoff = 0, format = 0x0, rd mode = 1
                dst: y=26 uv=0 v=e1000 aw=1280 ah=720 vw=1280 vh=720
                dst: xoff = 0, yoff = 0, format = 0x0, rd_mode = 1
                mmu: mmu_flag=0 en=0
                alpha: rop mode = 0
```

```
yuv2rgb mode is 0
set core = 0, priority = 0, in_fence_fd = -1
```

#### 3.2.3.7 Hardware Information Query

Use the following command to query the current hardware information:

```
/# cat hardware
rga3 core0, core 1: version: 3.0.76831
                                                     //Parameters such as the
hardware version equipped with the core and supported function options.
input range: 68x2 ~ 8176x8176
output range: 68x2 ~ 8128x8128
scale limit: 1/8 \sim 8
byte stride align: 16
max_byte_stride: 32768
csc: RGB2YUV 0xf YUV2RGB 0xf
feature: 0x4
mmu: RK IOMMU
_____
rga3 core1, core 2: version: 3.0.76831
input range: 68x2 ~ 8176x8176
output range: 68x2 ~ 8128x8128
scale limit: 1/8 ~ 8
byte stride align: 16
max_byte_stride: 32768
csc: RGB2YUV 0xf YUV2RGB 0xf
feature: 0x4
mmu: RK IOMMU
rga2, core 4: version: 3.2.63318
input range: 2x2 ~ 8192x8192
output range: 2x2 ~ 4096x4096
scale limit: 1/16 \sim 16
byte stride align: 4
max byte stride: 32768
csc: RGB2YUV 0x7 YUV2RGB 0x7
feature: 0x5f
mmu: RGA_MMU
```

## 3.2.3.8 dump running data

Use the following command to dump the running data for debugging. You can write the next few frames of RGA data to the specified directory through the debugging node configuration. Without this node, it means that the current kernel does not support the kernel to write and write data.

• Set the dump data path, and when the dump operation data is enabled, it will be output to this folder.

```
/# echo /data/rga_image > dump_path
/# dmesg -c
rga_debugger: dump path change to: /data/rga_image
```

• Set the number of dump data frames.

```
/# echo 1 > dump_image
/# dmesg -c
rga_debugger: dump image 1
.... RGA running ....
/# dmesg -c
rga_debugger: dump image to:
/data/rga_image/1_core1_src_plane0_virt_addr_w1280_h720_RGBA8888.bin
rga_debugger: dump image to:
/data/rga_image/1_core1_dst_plane0_virt_addr_w1280_h720_RGBA8888.bin
/# ls /data/rga_image/
1_core1_dst_plane0_virt_addr_w1280_h720_RGBA8888.bin
1_core1_src_plane0_virt_addr_w1280_h720_RGBA8888.bin
//Input (src), output
(dst) running image data
```

This section introduces common questions about RGA in the form of Q&A. If the problem is not in this section, please sort out the relevant log and preliminary analysis information and submit it to the redmine platform for the engineer who maintains the RGA module to handle it.

# 4.1 Performance Consulting

Q1.1: How to evaluate RGA efficiency?

**A1.1:** When RGA performs copying, the following formula can be used to calculate the theoretical time (this function only supports data copy evaluation):

 $\label{eq:total_condition} \mbox{Time required for a single image copy} = \mbox{width} \times \mbox{height} / \mbox{number of pixels that RGA can process per second}$ 

 $= width \times height \, / \ \, (number of pixels \, that \, RGA \, can \, process \, per \, clock \, cycle \times RGA \, frequency)$ 

For example, the theoretical consuming time of copying an image of  $1920 \times 1080$  size with RGA (frequency set at 300M) is:

```
RGA1: 1920 \times 1080 / (1 \times 300000000) = 0.006912s

RGA2: 1920 \times 1080 / (2 \times 300000000) = 0.003456s

RGA3: 1920 \times 1080 / (4 \times 300000000) = 0.001728s
```

The actual consuming time depends on the type of memory used. The efficiency of different memory types from high to low is physical address > dma\_fd > virtual address.

When the system is in no load, the actual time consuming of physical address is about 1.1-1.2 times of the theoretical time consuming, the actual time consuming of dma\_fd is about 1.3-1.5 times of the theoretical time consuming, and the actual time consuming of virtual address is about 1.8-2.1 times of the theoretical time consuming, and is greatly affected by CPU. In general, we recommend developers to use dma\_fd as the memory type passed in, which achieves great balance between accessibility and efficiency. Virtual addresses are only used as a simple and easy-to-use memory type when learning about RGA. The following table shows the actual test data of different RGA frequencies when the system is in no load on RK3566.

#### **Test Environment:**

| Chip Platform   | RK3566     |
|-----------------|------------|
| System Platform | Android 11 |
| RGA Frequency   | 300 M      |
| CPU Frequency   | 1.8 Ghz    |
| GPU Frequency   | 800 M      |
| DDR Frequency   | 1056 M     |

#### **Test Data:**

| Resolution  | Memory type              | Theoretical Time (us) | Actual Time (us) |
|-------------|--------------------------|-----------------------|------------------|
| 1280 × 720  | GraphicBuffer (cache)    | 1,536                 | 2,620            |
| 1280 × 720  | GraphicBuffer (no cache) | 1,536                 | 2,050            |
| 1280 × 720  | Drm buffer (cache)       | 1,536                 | 2,190            |
| 1280 × 720  | Physical address (Drm)   | 1,536                 | 2,000            |
| 1920 × 1080 | GraphicBuffer (cache)    | 3,456                 | 5,500            |
| 1920 × 1080 | GraphicBuffer (no cache) | 3,456                 | 4,180            |
| 1920 × 1080 | Drm buffer (cache)       | 3,456                 | 4,420            |
| 1920 × 1080 | Physical address (Drm)   | 3,456                 | 4,100            |
| 3840 × 2160 | GraphicBuffer (cache)    | 13,824                | 21,500           |
| 3840 × 2160 | GraphicBuffer (no cache) | 13,824                | 15,850           |
| 3840 × 2160 | Drm buffer (cache)       | 13,824                | 16,800           |
| 3840 × 2160 | Physical address (Drm)   | 13,824                | 15,600           |

- Q1.2: The theoretical formula only provides the evaluation method of copying, so how to evaluate other modes?
- **A1.2:** Currently only the formula of copying is available for evaluating use. Other modes, such as scaling and cropping, can be evaluated by taking two images of larger resolution into the copy formula to calculate the time consumption, which usually fluctuates up and down according to the size of scaling and cropping. The time consumption of the mode with no change in resolution such as blending is about 1.1-1.2 times that of the copy mode. Because of the DDR bandwidth effect in actual scenarios, it is recommended that the actual test data in the target scenario prevail in the actual evaluation.
- Q1.3: Why does RGA perform poorly in certain scenarios, taking up to twice as long as running a demo?
- **A1.3:** The bus priority of RGA in the current RK platform is the lowest. When bandwidth resources are tight, for example, in the ISP running multiplex scenario, RGA cannot read and write data in DDR timely due to bandwidth resource shortage, resulting in a large delay and performance deterioration of RGA.
- Q1.4: The efficiency of RGA cannot meet the needs of our products. Is there any way to improve it?
- **A1.4:** The RGA frequency of the factory firmware of some chips(Before 2021) is not the highest frequency. For example, the RGA frequency of chips such as 3399 and 1126 can be up to 400M. The RGA frequency can be improved in the following two ways:
  - Set by command (temporarily modified, frequency restored upon device restart)

Modify RGA Frequency

```
echo 400000000 > /sys/kernel/debug/clk/aclk_rga/clk_rate //Modify 400000000 to the needed frequency.
```

• Modify dts to modify RGA frequency (The frequency is still set after restart)

The following example shows how to change RGA frequency in dts of RK3288. Users can change RGA frequency in the corresponding dts of other platforms.

- Q1.5: Does the RGA support querying the current RGA hardware utilization (load) through commands or interfaces?
- A1.5: RGA multicore Device Driver supports viewing hardware load, for details, please refer to **Debugging Instructions**—Driver Debugging Node—Debugging Node Function—Load Query
- Q1.6: Why are RGA calls in asynchronous mode slower than those in synchronous mode in some scenarios?
- **A1.6:** RGA Device Driver, RGA2 Device Driver Since the identifier of the asynchronous mode of librga is an open device node, and a process of librga in singleton mode will only open one fd, so imsync() waits for all asynchronous modes of the process to run Will not return until finished. The RGA multicore Device Driver introduces a fence mechanism, so it is for real-time processing of a single request, and there will be no such problem.
- Q1.7: The time cousuming when using virtual address to call RGA for copying is higher than memcpy, is there a way to optimize?
- **A1.7:** In general, we do not recommend using virtual addresses to call RGA, because the efficiency of using a virtual address to call RGA in a scenario with a high CPU load will be greatly reduced. This is because the part of the virtual address to physical address page table in the RGA driver is calculated by the CPU, and the virtual address itself is converted to a physical address. The process of address page table itself is very time-consuming; in addition, the virtual address usually does not have a user-mode interface synchronization cache, so the driver will force the virtual address to synchronize the cache every frame. Therefore, it is generally recommended to call librga using a physical address or dma\_fd.

Q1.8: Why is there a high CPU load when calling RGA?

**A1.8:** In addition to the basic necessary CPU load when calling RGA, the following situations can cause additional high CPU load:

- 1). When calling RGA using virtual addresses, the virtual address itself is the CPU's access address, which needs to be converted into a hardware-recognizable discrete physical address table through the current process's mapping table by CPU querying and calculation. Therefore, additional CPU load will be introduced. It is generally not recommended to call RGA using virtual addresses in actual product scenarios, and it is recommended to use dma-buf fd to call RGA, unless the business logic only exists in virtual addresses and does not care about this part of CPU load.
- 2). When the virtual address used is cacheable, the RGA driver will force synchronization of cache data before and after hardware memory access due to the enabled cache, which will increase the CPU load of synchronizing cache and memory. Since common virtual address allocators are not designed for other hardware access and there is an interface for synchronizing cache, it is necessary for the driver to force synchronization of cache for virtual addresses.
- 3). When calling RGA using a dma-buf fd, some allocators by default allocate cacheable buffers, and the kernel's dma-buf handling enforces cache synchronization, which can result in significant CPU load every time RGA is called. This is due to the CPU load introduced by cache and memory synchronization. In this case, it is recommended to allocate a dma-buf with cache disabled.
- Q1.9: When carrying 8G DDR, why is RGA efficiency worse than 4G?
- **A1.9:** Since the current RGA1/RGA2 MMU only supports a maximum of 32 bits of physical address, therefore, with devices equipped with DDR of 4G or more, when a buffer with memory greater than 4G is passed to RGA, the RGA driver copies the data from the memory with the highest address to the memory reserved by swiotlb through the DMA interface and returns the corresponding address for RGA to read and write. After the work is finished, the result is copied to the previous high target address through dma, so the CPU involvement was increased, leading to a serious increase in the working time of the librga. If only RGA2/RGA1 is configured and the DDR of the device is greater than 4 GB, you are advised to use less than 4 GB memory when calling RGA to ensure RGA efficiency.

In the RGA Multicore Device Driver, the swiotlb mechanism will be disabled for access-restricted memory, and the caller will be notified directly to apply for a reasonable memory re-call by displaying the failure of the call to ensure the efficiency of RGA. Usually accompanied by the following logs:

HAL Log:

RgaBlit(1483) RGA\_BLIT fail: Invalid argument
Failed to call RockChipRga interface, please use 'dmesg' command to view driver
error log.

Hardware Matching Log:

```
rga_policy: invalid function policy //Indicates that
there are invalid parameters, which means that no hardware can access the memory
configured by the current request.

rga_job: job assign failed //Failed to match
hardware core

rga_job: failed to get scheduler, rga_job_commit(403)

rga_job: (pid:3524) job clean use time = 19

rga_job: request[282567] task[0] job_commit failed.

rga_job: rga request commit failed!

rga: request[282567] submit failed!
```

Driver Running Log:

Therefore, for this scenario, it is recommended to apply for memory within 4G to call librga. The common way to allocate 4G memory can be viewed in the following sample code:

```
librga_souce_path>/samples/allocator_demo/src/rga_allocator_dma32_demo.cpp
```

librga souce path>/samples/allocator demo/src/rga allocator graphicbuffer demo.cpp

- Q1.10: Why is the API time-consuming higher than the hardware time printed in the log?
- Q1.10.1: Through the "TIME" running log, it is found that the map/unmap buffer takes too much time.
- Q1.10.2: A comparison of the kernel log timestamps reveals a large gap between the timestamps of the "MSG" log and the "REG" log.
- Q1.10.3: The same parameter configuration, but using different memory allocators only results in a large difference in running time.
- A1.10: The reasons for the time-consuming exception here are all caused by the memory mapping behavior (map/unmap) of the external buffer. All external buffers need to be mapped and bound to the RGA driver to ensure that the hardware can eventually access the specified buffer. The differences in the underlying implementations corresponding to the different allocators can lead to different time consumptions when the driver maps and binds the memory, resulting in a situation where it looks as if the API time consumptions will be much larger than the hardware time consumptions. Common dma-buf allocators with high extra time consumption are ION, V4L2, etc. Usually these differences are related to the synchronization of the cache, and this type of problem can be confirmed by comparing the time consumption of using different allocators.

This type of issue can usually be optimized in the following ways:

1). You can choose a memory allocator that is relatively more reasonable in terms of time consumption for the map/unmap process. Common ones are dma\_heap, DRM, and the corresponding wrapper memory allocator. The following is sample code for calling RGA using memory allocated by these memory allocators:

```
librga_souce_path>/samples/allocator_demo/src/rga_allocator_dma_demo.cpp
```

librga\_souce\_path>/samples/allocator\_demo/src/rga\_allocator\_drm\_demo.cpp

2). The calling scenario corresponding to this problem is to encapsulate rga\_buffer\_t through wrapbuffer\_fd() or use importbuffer\_fd to run only one frame and then immediately releasebuffer\_handle. This is normal for temporary tests or scenarios where the buffer changes every frame, but it itself In actual products, repeated buffer reallocation has poor performance and is unreasonable. It is recommended to optimize the buffer process as a whole.

Generally we recommend that the overall process be designed in the following way:

- 1. Construct buffer\_pool and allocate buffers to be used as rotation buffers. The size of is configured according to the actual scenario.
- 2. Import this buffer into RGA through importbuffer fd() and obtain the buffer handle of RGA.
- 3. Use the rotated buffer\_handle to call RGA to perform image operations, and repeatedly rotate and loop.
- 4. When the buffer in this buffer\_pool is no longer needed, call releasebuffer\_handle() to release the reference of this part of the buffer in RGA to ensure that the buffer can be released and destroyed subsequently.
- 5. Release unnecessary buffers in buffer pool.

According to the above process design, even if the allocator's map/unmap behavior will cause abnormal time-consuming, it will be converged to the call of importbuffer\_fd()/releasebuffer\_handle(), and the call will no longer have an impact on each frame of the actual runtime. This is A good way to avoid performance differences due to differences in memory allocator implementation.

3). For scenarios where the memory allocator and business process cannot be changed, the time-consuming optimization can only be done by modifying the map/unmap process of the memory allocator used. This is a very dangerous behavior, and you need to ensure that you are aware of all use of the memory. After applying the behavior of the allocator module, submit it to redmine to consult the corresponding memory allocator maintainer for technical support.

Q1.11: Why is the importbuffer\_fd()/importbuffer\_virtualaddr() call time-consuming? Why do we need to call this API?

A1.11: The related usage and instructions of this interface can be viewed in the "Overview" chapter of "Rockchip\_Developer\_Guide\_RGA\_EN" in the docs folder in the source code directory - "Image Buffer\_Preprocessing." for usage instructions. The function of importbuffer\_xx() is to import the external buffer into the RGA driver, so that every subsequent frame RGA call can quickly access the buffer through buffer\_handle. Importing an external buffer is a time-consuming operation. It is necessary to map the external buffer to the RGA driver and save the corresponding physical address and buffer information. This is indispensable behavior for calling RGA.

**Q1.12**: Does RGA support parallel operations? Why does the time consumption of individual frames increase or double when calling RGA from multiple threads?

**A1.12**: The RGA API can support parallel calls by multiple threads/processes, but whether image operations can be executed in parallel on the actual hardware depends on the number of RGA cores currently used on the chip. That is, the number of cores installed is the maximum supported number of parallel tasks. Tasks that exceed the number of cores will enter the waiting state until a core enters the idle state. Therefore, when the number of parallel calls exceeds the maximum number of parallel calls supported by the hardware, some frame calls will increase the time spent waiting for the hardware to become idle. Specifically, you can obtain the number of cores and supported functions of the current chip through the following debugging nodes (for specific instructions, please see the "Hardware Information Query" section in the "Drive Debugging Node" section):

# 4.2 Functions Consulting

- **Q2.1:** How do I know what version of RGA is available on my current chip platform and what functions are available?
- A2.1: See <u>《Rockchip Developer Guide RGA EN》</u> Overview for RGA version and support information.

Different systems have different source code paths. librga source code directory paths in different SDKS are as follows:

Android 7.0 and above SDK:

hardware/rockchip/librga

Android 7.0 and below SDK:

hardware/rk29/librga

Linux SDK:

external/linux-rga

- **Q2.2:** How to call RGA for hardware acceleration? Can there be a demo for reference?
- A2.2: 1). For API call interface, see <u>《Rockchip Developer Guide RGA EN》</u> API.
- 2). Demo is located in sample/rga\_im2d\_demo. The demo internally implements most RGA API and implements corresponding RGA functions through command. It can also be used as a tool to test whether RGA works properly in some scenarios. It is recommended that developers who are learning about RGA for the first time run the demo and get the results to understand the actual functions of RGA, modify parameters in the demo to implement corresponding functions according to their own needs, and finally try to call RGA API in their own projects.
  - 3). Common sample codes for common applications are in the samples directory:

```
    ─ allocator_demo: Memory allocator related sample code
    ─ alpha_demo: alpha blending, overlay related sample code
    ─ async_demo: Asynchronous mode related sample code
    ─ config_demo: Thread global configuration related sample code
    ─ copy_demo: Image handling, copy related sample code
    ─ crop_demo: image cropping and splicing related sample code
    ─ cvtcolor_demo: Image format conversion, color space conversion related sample code
    ─ fill_demo: image fill related sample code
```

| mosaic_demo: mosaic related sample code           |
|---------------------------------------------------|
| padding_demo: padding related sample code         |
| resize_demo: Image resize related sample code     |
| rop_demo: ROP related sample code                 |
| transform demo: Image process related sample code |

- **Q2.3:** Support information of RGA?
  - **Q2.3.1:** What format is supported by RGA?
- **A2.3.1:** For detailed support information, see <u>《Rockchip\_Developer\_Guide\_RGA\_EN》</u> Overview Image Format Supported to check the format support information of RGA for the corresponding chip version. Users can also call **querystring(RGA\_INPUT\_FORMAT | RGA\_OUTPUT\_FORMAT)**; to query the supported input and output formats of current hardware.
  - **Q2.3.2:** What scaling ratio is supported by the RGA?
- A2.3.2: For detailed support information, see <u>《Rockchip Developer Guide RGA EN》</u> Overview Design Index to query scaling ratio supported by RGA for the corresponding chip version. Users can also call **querystring(RGA SCALE LIMIT)**; to query the scaling ratio supported by current hardware.
  - **Q2.3.3:** What is the max resolution supported by RGA?
- **A2.3.3:** For detailed support information, see <u>Rockchip Developer Guide RGA EN</u> Overview Design Index to query the max input and output resolution supported by RGA for the corresponding chip version. Users can also call **querystring(RGA\_MAX\_INPUT | RGA\_MAX\_OUTPUT)**; to query the max input/output resolution supported by current hardware.
- **A2.3:** In general, if you have any questions about RGA support, please refer to <u>《Rockchip Developer Guide RGA EN》</u>, which provides detailed instructions on RGA support information.
- Q2.4: How does the new version of librga differ from the old one and how to tell?
- **A2.4:** Among all the released SDKs of the current RK platform, the old version of librga that cannot obtain the version number is mainly distributed, and the new version of librga that supports querying the version number.

The support and maintenance of the no version librga has been stopped. The main feature is that the SDK released before November 2020 is loaded with the old version librga. Some chip platforms, such as RK3399 Linux SDK released before June 2021 (V2.5 and below), are also with the old version librga. This version of librga cannot perfectly fit newer drivers and may have color deviation, abnormal format and other problems, so it is not recommended to use it together. When using a newer kernel, users are recommended to update the new version librga, and when using a newer version librga, kernel should be updated to match.

The support query version of librga is currently the main version of support and maintenance, the main feature is to add <code>im2d\_api</code> directory under source directory. This version integrates with the old version librga, and introduces a simple and easy to use IM2D API, also called IM2D librga. The new version librga supports not only the new IM2D API, but also RockchipRga and C\_XXX interfaces of older version. For details about API, see <a href="#">《Rockchip\_Developer\_Guide\_RGA\_EN》</a>. This version adds the software management version number, which can be queried through **querystring(RGA\_VERSION)**;.

Generally, for librga support information of old and new version, it is recommended to update the overall SDK to avoid dependency problems. It is strongly not recommended to use the new version librga with old driver or the old version librga with new kernel. It may cause obvious errors in certain scenario.

#### **Q2.5:** Does the RGA have alignment requirements?

alignment restrictions.

A2.5: Different formats have different alignment requirements, the RGA hardware itself fetches the data of each line of the image in a word aligned manner, that is 4 bytes/32 bits. For example, the RGBA format itself has a single pixel storage size of 32 bit (4 × 8bit), so there is no alignment requirement. RGB565 format storage size is 16 bit (5bit + 6bit + 5bit), so it needs 2 alignment; RGB888 format storage size is 24 bit (3 × 8bit), so the format needs 4 alignment to meet the 32bit fetching requirement of RGA hardware; YUV format storage is relatively special, its own alignment requirement needs 2 alignment, Y channel single pixel storage size is 8bit, so YUV format needs 4 alignment to meet the 32bit fetching requirement of RGA hardware. UV channel according to 420/422 to determine the storage size of each four pixels, so the YUV format Y channel needs 4 alignment to meet the RGA hardware fetching requirements, then the YUV format needs 4 alignment; other unmentioned format alignment requirements are similar in principle. Note that the alignment in the question refers to the alignment requirements of width stride, the actual width and height of YUV format itself, offset due to the characteristics of the format itself is also required 2 alignment. See the

<u>Rockchip Developer Guide RGA EN</u>, "Overview" - "Image Format Alignment Instructions" for specific

**Q2.6:** Can RGA support drawing more than one rectangular at a time, or performing multiple operations? How does RGA work?

**A2.6:** RGA can only work sequentially on hardware, that is, one configured task ends and the next configured begins. Therefore, instead of drawing multiple rectangular at a time, async mode can be used to configure the work of RGA to the underlying driver. RGA will store the work in a work queue managed by driver and complete them in sequence. When the upper layer needs to process the buffer, it calls **imsync()** to determine if the RGA hardware has completed its work.

### \*Q2.7: Does the fill function of RGA support YUV format?

**A2.7:** Older versions librga do not support YUV format. Only newer versions librga with the following submission support this format. If there is no such submission please try to update the SDK to the latest version.

```
commit 8c526a6bb9d0e43b293b885245bb53a3fa8ed7f9
Author: Yu Qiaowei <cerf.yu@rock-chips.com>
Date: Wed Dec 23 10:57:28 2020 +0800

Color fill supports YUV format as input source.

Signed-off-by: Yu Qiaowei <cerf.yu@rock-chips.com>
Change-Id: I0073c31d770da513f81b9b64e4c27fee2650f30b
```

This function is the same as the RGB color fill API, which fills the color by configuring RGB value of the color, except that the output can be set to YUV format.

**A2.8:** Older version librga (librga in the SDK released before October 2020) do not support YUYV format, only newer versions librga (with \*\* im2d\_API \*\* in the source directory) with the following submission support this format. If there is no such submission, please try to update the SDK to the latest version.

```
commit db278db815d147c0ff7a80faae0ea795ceffd341
Author: Yu Qiaowei <cerf.yu@rock-chips.com>
Date: Tue Nov 24 19:50:17 2020 +0800

Add support for Y4/YUV400/YUYV in imcheck().

Signed-off-by: Yu Qiaowei <cerf.yu@rock-chips.com>
Change-Id: I3cfea7c8bb331b65b5bc741956da47924eeda6e1
```

Q2.9: Does RGA support scaling of grayscale input and output?

**A2.9:** Older version librga (librga in the SDK released before October 2020) do not support this format, only newer version 1.2.2 of librga (with \*\* im2d\_API \*\* in the source directory) supports grayscale input. If the librga version is lower than this, please try to update SDK to the latest version. Since the RGA hardware itself does not support grayscale format, the grayscale format used here is **RK\_FORMAT\_Y400**, which is represented as YUV format without UV channel. YUV with only Y channel is 256-order grayscale.

Since it is in the YUV format, we need to pay attention to the problem of the color gamut here. When converting CSC to YUV format in libra, the default is BT.601 limit range, and the Y channel of the limit range is not 0~255, which involves CSC conversion (RGB to YUV) When the output is in Y400 format, you need to pay attention to configuring the full range flag when converting the color gamut space.

Q2.10: Why does ROP code of RK3399 run on RV1126 without corresponding results?

**Q2.11:** What is the reason for serious color difference (too pink or too green) in RGB and YUV format conversion, while other functions of RGA are normal.

Expectations:



Actual result:



**A2.11:** This is usually caused by a mismatch between librga and kernel. For detailed version description, see **A2.4.** The problem usually occurs after librga available on Github is used in SDK released before November 2020. Librga on Github is of new version, which does not match the older version RGA driver. Here, some configurations about color space have been changed, which causes the obvious color deviation.

There are two solutions to this problem: one is to update the SDK or RGA driver and keep librga matching with the driver; the other is to use the librga provided with SDK if the functions only available in the new version librga are not needed.

Q2.12: How does RGA implement OSD overlay subtitle?

Expectations:



**A2.12:** If the output is in RGB format, **imblend()** can be used to implement this, usually select src over mode, and the src channel image is overlaid on the dst channel image. If the output is in YUV format, \*\* imcomposite ()\*\* can be used to implement this, usually select dst over mode, the src1 channel image is overlaid on the src channel image, and then output to the dst channel.

The blending principle of this function is **Porter-Duff blending model**. For details, see <a href="Rockchip Developer Guide RGA EN">RGA EN</a> - API - Image Blending.

The reason RGA requires different configurations for different output formats is that RGA2 has three image channels: src, src1/pat, and dst, in which src channel supports YUV2RGB conversion, src1/pat and dst channel only supports RGB2YUV conversion. The blending inside RGA needs to be performed in RGB format. Therefore, in order to ensure that RGB images are overlaid on YUV images, src must be used as the overlaid background image YUV. Src1 is used as the overlaid RGB foreground image, and the blended RGB image is finally converted into YUV format output by dst channel.

Can view sample code:

librga\_souce\_path>/samples/alpha\_demo/src/rga\_alpha\_osd\_demo.cpp\*\*

librga\_souce\_path>/samples/alpha\_demo/src/rga\_alpha\_yuv\_demo.cpp\*\*

- **Q2.13:** Why brightness or numerical difference exists when RGA is called to implement YUV and RGB format conversion?
- A2.13: The reasons can be roughly divided into two kinds:
- 1). When YUV and RGB interconversion configuration are the same, some pixel values will be slightly different (usually 1), which is caused by the formula accuracy difference when RGA hardware implements CSC function. The decimal accuracy of CSC formula of RGA1 and RGA2 is 8bit, and that of RGA3 is 10bit. In this case, the accuracy of some calculations will have  $\pm 1$  error when the results are rounded.
- 2). When the CSC modes configured for RGB2YUV and YUV2RGB conversion are different, the default CSC modes of RGB2YUV and YUV2RGB in the new version librga is BT.601-limit \_range. When the corresponding **color\_space\_mode** member variable is incorrectly configured, the different configurations of the color space will result in large changes in interconversion. In the old version librga, RGB2YUV is BT.601-

full\_range by default, and YUV2RGB is BT.709-limit\_range by default. Due to the different color space configuration of the two kinds of conversions, there are great changes in interconversion.

- Q2.14: How to configure the color space for format conversion in librga?
- A2.14: Both versions of librga support configuring the color space for format conversion.
- 1). In the new version librga, see to the <u>《Rockchip Developer Guide RGA EN》</u> API Image Format Conversion, and focus on configuring the mode parameter.
- 2). In the old version librga, you need to modify the source code of librga, that is, yuvToRgbMode value in Normal/NormaRga.cpp, the corresponding parameters are as follows:

| Format Conversion | Color Space        | Parameters               |
|-------------------|--------------------|--------------------------|
| YUV2RGB           | BT.601-limit_range | yuvToRgbMode = 0x1 << 0; |
| YUV2RGB           | BT.601-full_range  | yuvToRgbMode = 0x2 << 0; |
| YUV2RGB           | BT.709-limit_range | yuvToRgbMode = 0x3 << 0; |
| RGB2YUV           | BT.601-limit_range | yuvToRgbMode = 0x2 << 4; |
| RGB2YUV           | BT.601-full_range  | yuvToRgbMode = 0x1 << 4; |
| RGB2YUV           | BT.709-limit_range | yuvToRgbMode = 0x3 << 4; |

- Q2.15: Why does calling RGA to perform alpha overlay have no effect?
- **A2.15:** Check whether the alpha value of the two input images is both 0xFF. When the alpha value of the foreground image in the overlay is 0xFF, the result is that the foreground image directly overwrites the background image. The result looks like there is no effect, but in fact it is a correct result.
- **Q2.16:** Call RGA to perform alpha overlay. The alpha value of the foreground image is 0x0. Why is the result not completely transparent?

Foreground Image: (Black and white and rockchip alpha is 0x00)





Expectations:



Actual Results:



- Q2.17: Can the IM2D API implement multiple functions in one RGA call?
- **A2.17:** Yes, please refer to <u>《Rockchip Developer Guide RGA EN》</u> API Image process, and refer to the implementation of other IM2D API to understand the use of **improcess()**.
- **Q2.18:** When RGA is called to perform image rotation, the output image is stretched? Expectations:



Actual Result:



**A2.18:** When rotating 90° or 270°, if users do not want RGA to perform scaling, users should exchange the width and height of the image. Otherwise, the RGA driver defaults to the behavior of rotation + scaling, and the result is the effect of stretching.

Q2.19: RGB888 output scaling results show that the image is slanted and has black lines?

Input  $(1920 \times 1080)$ :



Output  $(1282 \times 720)$ :



**A2.19:** This problem is caused by alignment requirement, virtual width of RGB888 format needs 4 alignment, please check the configured image parameters. For alignment requirement, see **Q2.5**.

**Q2.20:** What cause the error that in some system processes, the output of RGA is fuzzy?

**A2.20:** Usually RGA exception does not cause the phenomenon of fuzzy screen, when this problem occurs, users need to figure out whether the problem is RGA problem. In some system processes, users need to confirm whether the RGA input data is abnormal, you can call **fwrite()** to write memory data to file. before calling RGA, and check whether the source data is normal. If you're not familiar with how to write files, see the implementation of the **output\_buf\_data\_to\_file()** function in the **core/ rgautils.cpp** directory.

Q2.21: Small black or green stripes appear after calling RGA to process the image. What is the reason?



**A2.21:** This is caused by the buffer enabling the cache when using a call that is not a virtual address, and the cache is not synchronized before and after the CPU operation. If you don't know how to synchronize the cache, you can refer to the usage in samples/allocator\_demo/src/rga\_allocator\_dma\_cache\_demo.cpp.

Q2.22: What causes screen jitter when using RGA scaling on the same display area on RK3588?

**A2.22**: Due to the special design of RK3588, which is equipped with two types of RGA cores (one RGA2 and two RGA3), there are differences in the sampling behavior of their scaling algorithms, resulting in an overall shift of the image to the upper left or lower right. In scenarios where display quality is important, it is recommended to specify the core to avoid jitter caused by algorithmic differences.

You can refer to the following sample code for specifying the core:

```
librga_souce_path>/samples/config_demo/src/rga_config_single_core_demo.cpp
librga_souce_path>/samples/config_demo/src/rga_config_thread_core_demo.cpp
```

## 4.3 HAL Error

## 4.3.1 IM2D API Error

Q3.1.1: How to deal with the error of imcheck()?

```
check error! Invalid parameters: dst, Error yuv not align to 2, rect[x,y,w,h] = [0, 0, 1281, 720], wstride = 1281, hstride = 720, format = 0xa00(nv12) output support format : RGBA_8888 RGB_888 RGB_565 RGBA_4444 RGBA_5551 YUV420/YUV422 YUV420_10bit/YUV422_10bit YUYV420 YUYV422 YUV400/Y4
```

**A3.1.1:** The imcheck() API serves as the verification API to call librga, which determines whether the parameters of the data structure to be passed to librga are correct, whether the function is supported, whether the hardware restrictions are triggered, etc. You can pass the error value of imcheck() as an argument to **IMStrError()** and the string returned is a detailed error message. which can be used to confirm which conditions were triggered or which parameters were wrong.

The error in this problem is caused by the alignment limitation of YUV format. Here, the width 1281 of the image is not 2 aligned, so the verification fails.

**Q3.1.2:** What is the error with the imstrError() error prompt that there are no specific parameters to print instructions?

```
Fatal error: Failed to call RockChipRga interface, please use 'dmesg' command to view driver error log.
```

**A3.1.2:** It means that the configuration has passed the im2d api verification and has been configured on the back-level driver. You can check the error report of the driver through dmesg.

## 4.3.2 RockchipRga API Error

- Q3.2.1: How to deal with the error "Try to use uninit rgaCtx=(nil)"?
- A3.2.1: 1). The error is caused by the fact that called API finds that librga module has not been initialized and returns an error. In the current version, the error is usually caused by some older code still uses RgaInit/RgaDeInit/c\_RkRgaInit/c\_RkRgaDeInit interface to manage the initialization of RGA module, and when the singleton mode used by the current version of API is abnormal DeInit, the error will occur. Users just need to remove the Init/DeInit related calls in the code.
- 2). This error will also be reported when the driver fails to probe successfully, or the access to the driver device node (/dev/rga) is restricted.
- Q3.2.2: What causes the error "RgaBlit(1027) RGA\_BLIT fail: ", "RGA\_COLORFILL(1027) RGA\_BLIT fail: "?
- **A3.2.2:** If the header error occurs, it means that the current RGA task returns after the driver fails to run. For the specific reason, you need to check the driver log through dmesg.
  - Q3.2.2.1: "RgaBlit(1027) RGA BLIT fail: Not a typewriter"?
- **A3.2.2.1:** This error is usually caused by parameter errors. You are advised to check the scaling factor, whether virtual width is smaller than the sum of actual width and the offset in the corresponding direction, and whether the alignment meets requirements. It is recommended that new developed projects use IM2D API, which has a more comprehensive error detection mechanism, and is convenient for developers.
  - Q3.2.2.: "RgaBlit(1349) RGA BLIT fail: Bad file descriptor"?
- **A3.2.2.2:** This error is an ioctl error, indicating that the current fd passed to device node is invalid. Please try to update librga or confirm whether the RGA initialization process has been modified.
  - Q3.2.2.3: "RgaBlit(1360) RGA BLIT fail: Bad address"?
- **A3.2.2.3:** The error is usually caused by a problem with the memory address of the src/src1/dst channel passed into the kernel (commonly out-of-bouns). See "Log Obtaining and Description" "Driver Debug Node" in this document to open driver logging and locate the faulty memory.
  - Q3.2.2.4: "RgaBlit(1466) RGA BIIT fail: Invalid argument"
- **A3.2.2.4:** This error is an invalid parameter error reported when the incoming parameters do not meet the core function and restriction requirements of the current chip. It is recommended to check whether the currently configured task parameters meet the requirements of the current chip equipped with the RGA core.
- Q3.2.3: What cause the log error "err ws[100,1280,1280]", "Error srcRect"?
- **A3.2.3:** The error is an obvious parameter error. "err ws" represents width stride parameter error. The parameters in the following "[]" are [X\_offeset, width, width\_stride] respectively. Here, because the sum of offset in X direction and width of the actual operation area is larger than the width stride, librga thinks there is a problem with the width stride and returns an error. Change the width stride to 1380 or width to 1180.

After this error occurs, the following parameters are printed in logcat:

```
E librga : err ws[100,1280,1280]
//Represent the width stride error.
E librga : [RgaBlit,731] Error srcRect
//Represent the src channel error.
E rockchiprga: fd-vir-phy-hnd-format[0, 0xb400006eb6ea9040, 0x0, 0x0, 0]
//Input address (fd, virtual address, physical address, handle) of corresponding
src channel.
E rockchiprga: rect[100, 0, 1280, 720, 1280, 720, 1, 0]
//Image parameters of corresponding src channel are: X direction offset, Y
direction offset, width of the actual operation area, height of the actual
operation area, image width (virtual width), image height (virtual height), image
format, size ( parameters currently not used) respectively.
E rockchiprga: f-blend-size-rotation-col-log-mmu[0, 0, 0, 0, 0, 0, 1]
//Represents the mode configuration in the call.
E rockchiprga: fd-vir-phy-hnd-format[0, 0xb400006eb2ea6040, 0x0, 0x0, 0]
//Parameters of corresponding dst channel.
E rockchiprga: rect[0, 0, 1920, 1080, 1920, 1080, 1, 0]
E rockchiprga: f-blend-size-rotation-col-log-mmu[0, 0, 0, 0, 0, 0, 1]
E rockchiprga: This output the user parameters when rga call blit fail
//Error information.
```

## 4.4 Kernel Errors

- Q4.1: What causes the error "RGA2 failed to get vma, result = 32769, pageCount = 65537"?
- **A4.1:** This error is usually caused by the fact that the actual memory size of virtual address is smaller than the memory size needed (that is, the memory needed for the image of current channel calculated according to parameters of image) when the RGA is called using the virtual address. Just check the size of the buffer. In some scenarios where the application and the call are not performed together, users can memset the size of image before calling RGA, to confirm whether the problem is caused by insufficient memory size.

Usually by "rga2 map src0 memory failed", the channel with memory problems can be confirmed, as shown in this case, the src channel triggered this error due to the actual application of buffer size only half the size of required for the image.

- Q4.2: What causes the error "rga2\_reg\_init, [868] set mmu info error"?
- **A4.2:** This error represents a fd or virtual address conversion to physical address page table error, usually due to the size of the applied memory, the same as Q4.1.
- Q4.3: Error "rga: dma buf get fail fd[328]" usually refers to what exception occurs in the buffer?
- **Q4.3:** This error is reported when the kernel passes through the interface of dma. It is recommended to check the process of applying for fd and verify that fd is available outside librga before using it to call RGA.
- **Q4.4:** What cause the error "RGA2 failed to get pte, result = -14, pageCount = 112"、 "rga2\_reg\_init, [868] set mmu info error"? After checking accroding to **Q4.1**、 **Q4.2**, the error remains the same. In this case, the physical address allocated by DRM is used. The memset passed to RGA through virtual address mapped by MMAP is correct.

**A4.4:** This problem is caused by the allocator DRM itself. The DRM itself judges that the user mode obtains the physical address, the kernel mode usually does not need the virtual address, so the corresponding kmap will be released when allocating buffer. Releasing kmap will not affect the virtual address mapping and use in the user mode. However, when the virtual address in user mode of this buffer was passed into the RGA driver and the driver perform conversion query of the physical address page table, the kernel crashes because kmap of the buffer has been released, or the corresponding page table entry can not be queried, or the wrong address is accessed.

For this scenario, DRM provides an interface flag bit for users to figure out whether the user mode wants DRM to release kmap, that is, whether to pass the mapped virtual address to kernel:

```
(1) drm buffer application options add ROCKCHIP_BO_ALLOC_KMAP definition.
+ /* keep kmap for cma buffer or alloc kmap for other type memory */
+ ROCKCHIP_BO_ALLOC_KMAP = 1 << 4,
(2) When applying for drm memory, add drm buffer option ROCKCHIP_BO_ALLOC_KMAP.
    struct drm_mode_create_dumb arg;
    ...
- arg.flags = ROCKCHIP_BO_CONTIG;
+ arg.flags = ROCKCHIP_BO_CONTIG | ROCKCHIP_BO_ALLOC_KMAP;
//ROCKCHIP_BO_ALLOC_KMAP is valid only when used together with
ROCKCHIP_BO_CONTIG.
    ret = drmIoctl(drm_fd, DRM_IOCTL_MODE_CREATE_DUMB, &arg);</pre>
```

And confirm whether the kernel contains the following submission, if not, please update SDK:

```
commit 1a81ee3e2d3726b9382ff2c48d08f4d837bc0143
Author: Sandy Huang <hjc@rock-chips.com>
Date: Mon May 10 16:52:04 2021 +0800

drm/rockchip: gem: add flag ROCKCHIP_BO_ALLOC_KMAP to assign kmap

RGA need to access CMA buffer at kernel space, so add this flag to keep kernel
  line mapping for RGA.

Change-Id: Ia59acee3c904a495792229a80c42f74ae34200e3
Signed-off-by: Sandy Huang <hjc@rock-chips.com>
```

Q4.5: How to solve the "RGA\_MMU unsupported Memory larger than 4G!" error?

**A4.5**: This error usually corresponds to the HAL layer error:

```
RgaBlit(1483) RGA_BLIT fail: Invalid argument
Failed to call RockChipRga interface, please use 'dmesg' command to view driver
error log.
```

This error indicates that the memory configured for the currently configured image task cannot meet the memory requirements of the currently matched hardware core. Since the IOMMU of different hardware versions of RGA has different requirements for the number of memory bits, when the allocated memory exceeds the limit of the corresponding hardware, this error will appear. For details on the restrictions of different hardware versions of RGA, please refer to the overview in <a href="Rockchip Developer Guide RGA CN">RGA CN</a> - Design Indicators section.

When this error occurs, there are usually the following scenarios and corresponding solutions:

- 1. On a chip platform equipped with multiple RGAs (for example, RK3588 is equipped with 2 RGA3 cores and 1 RGA2 core), when the importbuffer\_xx interface is not used to obtain the handle, but the wrapbuffer\_xx interface is used to call the im2d api directly:
  - Since importbuffer\_xx is not used to map the external memory to the RGA driver memory in advance, it is impossible to know in advance whether the memory does not meet the limit of the corresponding core in the actual task matching. Therefore, this error may occur in high-load scenarios. It is recommended to use importbuffer\_xx to advance the external The memory is imported into the RGA driver to avoid this problem.
- 2. On a chip platform equipped with multiple RGAs (for example, RK3588 is equipped with 2 RGA3 cores and 1 RGA2 core), the importbuffer\_xx interface is used to obtain the handle, but the problem still exists:

You can check the parameters of the configured image task to confirm whether the function or format supported only by the RGA2 core (the core with restricted memory access) is configured. Taking RK3588 as an example, the color fill function and the YUV422/420 planar format are both RGA2 cores Unique functions and formats, so in this scenario, memory within 4G must be allocated to call RGA.

Common ways to allocate 4G memory can be viewed in the following sample code:

```
librga_souce_path>/samples/allocator_demo/src/rga_allocator_dma32_demo.cpp
souce path>/samples/allocator demo/src/rga allocator graphicbuffer demo.cpp
```

If you use other allocators, such as mpp\_buffer, v4l2\_buffer, drm\_buffer, etc., please check whether the corresponding allocator supports the limited allocation of memory space within 4G, and apply for the memory required by the composite RGA hardware according to the corresponding method.

- 3. On chip platforms that only carry one RGA (such as RK3399, RK3568, and Rk3566 that only carry RGA2):
  - When the chip platform is only equipped with a core with limited memory access, you must apply for memory that meets the memory requirements of the core when calling RGA. The solution is the same as scenario 2 above.
- 4. When using DRM, malloc, new and other memory allocators that do not support the allocation of memory within 4G, it can also be solved by modifying the memory mapping range of uboot.
  - For uboot-related modifications, please refer to **uboot**开发文档->Chapter-8 调试手段->修改**DDR**容量 in the SDK documentation, and limit the memory mapping range globally to within 0~4G memory space.
- Q4.6: What is the cause of the "rga policy: invalid function policy" and "rga job: job assign failed" errors?
- **A4.6**: You can open the driver operation log to view the specific error reasons

For example:

```
rga_policy: start policy on core = 4
rga_policy: RGA2 only support under 4G memory! //Indicates that the current RGA2
core only supports memory within 4G.
rga_policy: optional_cores = 0
rga_policy: invalid function policy
rga_policy: assign core: -1
rga_job: job assign failed
```

```
rga policy: start policy on core = 1
rga policy: core = 1, break on rga check dst //Corresponding to the core
unsupported reason log, here is the image parameter of the dst channel does not
meet the current core requirements (you can check the document to confirm the
core support, here core 0x1, 0x2 are RGA3 core, 0x4 is RGA2 core)
rga policy: start policy on core = 2
rga policy: core = 2, break on rga check dst //Corresponding to the log of
reasons not supported by the core, same as above.
rga policy: start policy on core = 4
rga policy: RGA2 only support under 4G memory! //Corresponding to the reason log
that the core does not support, it indicates that the reason for the current
mismatch is that the core does not support memory other than 4G memory space.
 rga policy: optional cores = 0
rga policy: invalid function policy
rga_policy: assign core: -1 // After traversing all cores, if there is no
matching core, a matching failure error will be reported.
rga_job: job assign failed
```

In the above two cases, you can confirm the configured parameter information according to the corresponding logs, and make targeted modifications.

- Q4.7: What causes the error "rga: Rga err irq! INT[701],STATS[1]"?
- **A4.7:** This problem usually occurs when an exception occurs during RGA hardware execution. There are many reasons for the exception, such as memory out-of-bounds and abnormal configuration. If this problem occurs, you are advised to check whether the memory passed in is out of bounds.
- Q4.8: What causes the error "rga: Rga sync pid 1001 wait 1 task done timeout"?
- A4.8: There are many reasons for the hardware timeout error. You can rectify the fault as follows:
- 1). Check the overall process and ensure that no other modules or applications are locking or abnormally occupying the buffer. If the same buffer is abnormally occupied by other modules, RGA cannot read and write data properly. If the work cannot be completed within 200ms, the driver returns with exception and report the error message.
- 2). Check the DDR bandwidth and utilization of current system. Because the bus priority of RGA is low, when the DDR load is full, if RGA is not completed within 200ms, the driver returns with exception and report the error message.
- 3). Check whether other IP modules, such as ISP and vpu, have reported an error before the RGA timeout error occurs. If the hardware on the same bus is faulty, the RGA may fail to work properly. If the work cannot be completed within 200ms, the driver returns with exception and report the error message.
- 4). Check current RGA frequency (see RGA frequency related operations in Q1.4). In some scenarios, the module on the same bus may lower the frequency thus affect RGA frequency. RGA frequency decrease will lead to the overall performance decline, if the work cannot be completed within 200ms, the driver returns with exception and report the error message.
- 5). RGA of some chips is overclocked to a higher frequency, at which case RGA frequency rises but the voltage does not, leading to the overall performance of RGA decreases significantly and the work cannot be completed within the specified threshold. As a result, the driver returns with exception and report the error message. In this scenario, developers are advised to change the RGA frequency to proper frequency.

Overclocking will affect the stability and service life of the overall chip, so this behavior is strongly not recommended.

- 6). If no error is found in any of the above scenarios, try to write the data in the target memory to file after an RGA timeout error is reported, and check whether part of the data is written to RGA. If some data is written to RGA, reconfirm scenarios 1 to 5. This is obviously caused by insufficient RGA performance. If no data is written to the target memory by RGA, collect corresponding log information and related experiments, and contact RGA maintenance engineers.
- **Q4.9:** When a timeout error occurs, it is accompanied by the "rga\_job: hardware has finished, but the software has timeout!" log. What is the reason?
- **A4.9:** When this log appears, it means that the CPU core responsible for interrupts in the current system environment has been preempted, causing the RGA driver to wait for the soft interrupt in the lower half after the hardware interrupt in the upper half ends. After the timeout threshold set by the driver is exceeded, the driver reports timeout error.

This kind of situation is common when there is a real-time process in the application layer that preempts the CPU, causing the drive device to fail to work normally. It is not recommended to use real-time processes to forcibly preempt CPU resources. If this problem occurs, it can only be optimized from the CPU side to avoid the interruption of the CPU core. Preemption cannot execute softirgs of other device drivers.